| SPECIFICATIONS (Rev. A 09/19/08) |
| Frequency |
4000 - 4600 MHz |
| Step Size |
10 MHz |
| Reference Input Frequency |
10 MHz1 |
| Reference Input Voltage |
1 V p-p to 3.3 V p-p |
| Bias Voltage |
| Vcc |
V (Vdc) |
I (mA Max.) |
| Digital |
+5 |
50 |
| VCO |
+5 |
40 |
| Converter |
+5 |
60 |
| Lock Detect Indicator |
CMOS 3.3 V |
| Output Power |
+5 dBm (Min.) |
| Spurious Suppression |
80 dB (Typ.) |
| Harmonic Suppression |
18 dB (Typ.) |
| Setting Time |
3 mSec (Typ.)2 |
| Output Impedance |
50 Ohms (Nom.) |
| Typical Phase Noise |
| Offset |
Phase Noise |
| @ 1 kHz |
-90 dBc/Hz |
| @ 10 kHz |
-95 dBc/Hz |
| @ 100 kHz |
-100 dBc/Hz |
| Operating Temperature Range |
-40 to +85 °C |
| Programming |
See Application Note: AN7100 |
1 Reference input frequency is programmable (see AN7100) in multiples of the step size, 10 MHz is the factory default setting. 150 MHz (Max.)
2 From the rising edge of LE to stable lock detect |
| Absolute Maximum Ratings |
| Storage Temp. Range |
-55 to +125 °C |
| Bias Voltage (Digital) |
+5.25 V |
| Bias Voltage (VCO) |
+5.5 V |
| Bias Voltage (Converter) |
+5.5 V |
| DC Voltage Applied to RF Out |
±25 V |